

# **AL422B Data Sheets**

(Revision V1.3)



## Amendments (Since April 2, 1999)

- 05-13-99 DC/AC characteristics (including current consumption) updated.
- 07-02-99 Pinout diagram (5.0) and DC external load (7.4) modified.
- 08-03-99 Description about TST pin added in sections 6.0 & 8.1.
- 09-02-99 8.3.2 Rewritten.
- 10-26-99 Capacitance provided in the AC characteristics section.
- 12-15-99 Remove TST pin restriction.
- 01-18-01 1. Revised section "8.3.2 Read Enable during Reset Cycles" to "8.3.2 The Proper Manipulation of FIFO Access".
  - 2. Add section "8.3.3 Single Field Write with Multiple Read Operation"
  - 3. Add section "8.3.4 One Field Delay Line (The Old Data Read)"
- 02-28-02 Address and version update
- 03-20-02 Correct Pin-out diagram
- 02-20-03 Company Contact Information updated

AL422B February 20, 2003



# **AL422B** 3M-Bits FIFO Field Memory

### Contents:

| 1.0 Description                                       | 4  |
|-------------------------------------------------------|----|
| 2.0 Features                                          | 4  |
| 3.0 Applications                                      | 4  |
| 4.0 Ordering Information                              | 4  |
| 5.0 Pinout Diagram                                    | 5  |
| 6.0 Pin Description                                   | 5  |
| 7.0 Electrical Characteristics                        | 6  |
| 7.1 Absolute Maximum Ratings                          | 6  |
| 7.2 Recommended Operating Conditions                  | 6  |
| 7.3 DC Characteristics                                | 6  |
| 7.4 AC Characteristics                                | 7  |
| 7.5 Timing Diagrams                                   | 9  |
| 8.0 Functional Description                            | 13 |
| 8.1 Memory Operation                                  | 14 |
| 8.2 Pin 19 Connection                                 | 15 |
| 8.3 Application Notes                                 | 15 |
| 8.3.1 Irregular Read/Write                            |    |
| 8.3.2 The Proper Manipulation of FIFO Access          |    |
| 8.3.3 Single Field Write with Multiple Read Operation |    |
| 8.3.4 One Field Delay Line (The Old Data Read)        | 17 |
| 9.0 Mechanical Drawing                                | 19 |



## 1.0 Description

The AL422B consists of 3M-bits of DRAM, and is configured as 393,216 words x 8 bit FIFO (first in first out). The interface is very user-friendly since all complicated DRAM operations are already managed by the internal DRAM controller.

Current sources of similar memory (field memory) in the market provide limited memory size which is only enough for holding one TV field, but not enough to hold a whole PC video frame which normally contains 640x480 or 720x480 bytes. The AverLogic AL422B provides 50% more memory to support high resolution for digital PC graphics or video applications. The 50% increase in speed also expands the range of applications.

#### 2.0 Features

- 384K (393,216) x 8 bits FIFO organization
- Support VGA, CCIR, NTSC, PAL and HDTV resolutions
- Independent read/write operations (different I/O data rates acceptable)
- High speed asynchronous serial access
- Read/write cycle time: 20ns
- Access time: 15ns
- Output enable control (data skipping)
- Self refresh
- 3.3V power supply with 5V signal input tolerant
- Standard 28-pin SOP package

## 3.0 Applications

- Multimedia systems
- Video capture systems
- Video editing systems
- Scan rate converters
- TV's picture in picture feature
- Time base correction (TBC)
- Frame synchronizer
- Digital video camera
- Buffer for communications systems

## 4.0 Ordering Information

| Part number | Package            | Power Supply | Status   |
|-------------|--------------------|--------------|----------|
| AL422B      | 28-pin plastic SOP | +3.3 volt    | Shipping |



# 5.0 Pin-Out Diagram



# **6.0 Pin Description**

| Pin name | Pin#         | I/O type                 | Function             |
|----------|--------------|--------------------------|----------------------|
| DI0~DI7  | 1~4, 11~14   | input                    | Data input           |
| WCK      | 9            | Input                    | Write clock          |
| /WE      | 5            | Input (active low)       | Write enable         |
| /WRST    | 8            | Input (active low)       | Write reset          |
| DO0~DO7  | 15~18, 25~28 | Output (tristate)        | Data output          |
| RCK      | 20           | Input                    | Read clock           |
| /RE      | 24           | Input (active low)       | Read enable          |
| /RRST    | 21           | Input (active low)       | Read reset           |
| /OE      | 22           | Input (active low)       | Output enable        |
| TST      | 7            | Input Test pin (pulled-o |                      |
| VDD      | 10           |                          | 3.3V                 |
| DEC/VDD  | 19           |                          | Decoupling cap input |
| GND      | 6, 23        |                          | Ground               |



### 7.0 Electrical Characteristics

# 7.1 Absolute Maximum Ratings

|                             | Parameter               | Ratings (3.3V) | Unit |
|-----------------------------|-------------------------|----------------|------|
| $V_{\scriptscriptstyle DD}$ | Supply Voltage          | -1.0 ~ +4.5    | V    |
| $V_P$                       | Pin Voltage             | -1.0 ~ +5.5    | V    |
| $I_{O}$                     | Output Current          | -20 ~ +20      | mA   |
| $T_{AMB}$                   | Ambient Op. Temperature | 0 ~ +70        | °C   |
| $T_{\rm stg}$               | Storage temperature     | -55 ~ +125     | °C   |

# 7.2 Recommended Operating Conditions

| Parameter                   |                          | 3.3V ap | Unit |      |  |
|-----------------------------|--------------------------|---------|------|------|--|
|                             | r ai ainetei             | Min     | Max  | Oint |  |
| $V_{\scriptscriptstyle DD}$ | Supply Voltage           | +3.0    | +3.6 | V    |  |
| $V_{IH}$                    | High Level Input Voltage | +2.0    | +5.5 | V    |  |
| $V_{IL}$                    | Low Level Input Voltage  | -1.0    | +0.8 | V    |  |

### 7.3 DC Characteristics

$$(V_{DD} = 3.3V, Vss=0V. T_{AMB} = 0 \text{ to } 70^{\circ}C)$$

| Parameter        |                          | 3.3V application               |     |                             | Unit  |
|------------------|--------------------------|--------------------------------|-----|-----------------------------|-------|
|                  | ranameter                |                                | Тур | Max                         | Oilit |
| $I_{DD}$         | Operating Current @20MHz | -                              | 33  | -                           | mA    |
| $I_{DD}$         | Operating Current @30MHz | -                              | 45  | -                           | mA    |
| $I_{DD}$         | Operating Current @40MHz | -                              | 57  | -                           | mA    |
| $I_{DD}$         | Operating Current @50MHz | -                              | 68  | -                           | mA    |
| $I_{\text{DDS}}$ | Standby Current          | -                              | 7   | -                           | mA    |
| $V_{OH}$         | Hi-level Output Voltage  | $0.7V_{\scriptscriptstyle DD}$ | -   | $V_{\scriptscriptstyle DD}$ | V     |
| $V_{OL}$         | Lo-level Output Voltage  | -                              | -   | +0.4                        | V     |
| $I_{LI}$         | Input Leakage Current    | -10                            | -   | +10                         | μΑ    |
| $I_{LO}$         | Output Leakage Current   | -10                            | -   | +10                         | μΑ    |



## 7.4 AC Characteristics

 $(V_{DD} = 3.3V, V_{SS}=0V, T_{AMB} = 0 \text{ to } 70^{\circ}C)$ 

|                              | Parameter                |         | TT::4 |      |  |
|------------------------------|--------------------------|---------|-------|------|--|
|                              |                          | Min Max |       | Unit |  |
| $T_{wc}$                     | WCK Cycle Time           | 20      | 1000  | ns   |  |
| $T_{\scriptscriptstyle WPH}$ | WCK High Pulse Width     | 7       | -     | ns   |  |
| $T_{\scriptscriptstyle WPL}$ | WCK Low Pulse Width      | 7       | -     | ns   |  |
| $T_{\scriptscriptstyle RC}$  | RCK Cycle Time           | 20      | 1000  | ns   |  |
| $T_{\text{RPH}}$             | RCK High Pulse Width     | 7       | -     | ns   |  |
| $T_{\text{RPL}}$             | RCK Low Pulse Width      | 7       | -     | ns   |  |
| $T_{\scriptscriptstyle AC}$  | Access Time              | -       | 15    | ns   |  |
| Тон                          | Output Hold Time         | 4       | -     | ns   |  |
| $T_{\scriptscriptstyle HZ}$  | Output High-Z Setup Time | 3       | 15    | ns   |  |
| $T_{\scriptscriptstyle LZ}$  | Output Low-Z Setup Time  | 3       | 15    | ns   |  |
| $T_{wrs}$                    | /WRST Setup Time         | 5       | -     | ns   |  |
| $T_{\scriptscriptstyle WRH}$ | /WRST Hold Time          | 2       | -     | ns   |  |
| $T_{\text{RRS}}$             | /RRST Setup Time         | 5       | -     | ns   |  |
| $T_{\text{\tiny RRH}}$       | /RRST Hold Time          | 2       | -     | ns   |  |
| $T_{DS}$                     | Input Data Setup Time    | 5       | -     | ns   |  |
| $T_{\scriptscriptstyle DH}$  | Input Data Hold Time     | 2       | -     | ns   |  |
| $T_{\text{WES}}$             | /WE Setup Time           | 5       | -     | ns   |  |
| $T_{\scriptscriptstyle WEH}$ | /WE Hold Time            | 2       | -     | ns   |  |
| $T_{\scriptscriptstyle WPW}$ | /WE Pulse Width          | 10      | -     | ns   |  |
| $T_{\text{res}}$             | /RE Setup Time           | 5       | -     | ns   |  |
| $T_{\text{REH}}$             | /RE Hold Time            | 2       | -     | ns   |  |
| $T_{\scriptscriptstyle RPW}$ | /RE Pulse Width          | 10      | -     | ns   |  |
| Toes                         | /OE Setup Time           | 5       | -     | ns   |  |
| Тоен                         | /OE Hold Time            | 2       | -     | ns   |  |
| $T_{\text{OPW}}$             | /OE Pulse Width          | 10      | -     | ns   |  |
| $T_{\scriptscriptstyle TR}$  | Transition Time          | 2       | 20    | ns   |  |
| Cı                           | Input Capacitance        | -       | 7     | pF   |  |
| Co                           | Output Capacitance       | -       | 7     | pF   |  |

• Input voltage levels are defined as VIH=3.0V and VIL=0.4V.



• The read address needs to be at least 128 cycles after the write address.

### DO external load:





# 7.5 Timing Diagrams



/WE = "L"

AL422-05 Write Cycle Timing (Write Reset)



AL422-07 Read Cycle Timing (Read Reset)





AL422-08 Read Cycle Timing (Read Enable)



AL422-09 Read Cycle Timing (Output Enable)





AL422-06 Write Cycle Timing (Write Enable)



AL422-14 Read Cycle Timing (RE, RRST)





AL422-15 Write Cycle Timing (WE, WRST)



## 8.0 Functional Description

The AL422B is a video frame buffer consisting of DRAM that works like a FIFO which is long enough to hold up to 819x480 bytes of picture information and fast enough to operate at 50MHz. The functional block diagram is as follows:



The I/O pinouts and functions are described as follows:

**DI7~DI0 Data Input**: Data is input on the rising edge of the cycle of WCK when /WE is pulled low (enabled).

**DO7~DO0 Data Output:** Data output is synchronized with the RCK clock. Data is obtained at the rising edge of the RCK clock when /RE is pulled low. The access time is defined from the rising edge of the RCK cycle.

**WCK Write Clock Input:** The write data input is synchronized with this clock. Write data is input at the rising edge of the WCK cycle when /WE is pulled low (enabled). The internal write address pointer is incremented automatically with this clock input.

**RCK Read Clock Input:** The read data output is synchronized with this clock. Read data output at the rising edge of the RCK cycle when /OE is pulled low (enabled). The internal read address pointer is incremented with this clock input.

**/WE Write Enable Input:** /WE controls the enabling/disabling of the data input. When /WE is pulled low, input data is acquired at the rising edge of the WCK cycle. When /WE is pulled high, the memory does not accept data input. The write address pointer is stopped at the current position. /WE signal is fetched at the rising edge of the WCK cycle.



**/RE Read Enable Input:** /RE controls the operation of the data output. When /RE is pulled low, output data is provided at the rising edge of the RCK cycle and the internal read address is incremented automatically. /RE signal is fetched at the rising edge of the RCK cycle.

/OE Output Enable Input: /OE controls the enabling/disabling of the data output. When /OE is pulled low, output data is provided at the rising edge of the RCK cycle. When /OE is pulled high, data output is disabled and the output pins remain at high impedance status. /OE signal is fetched at the rising edge of RCK cycle.

**/WRST Write Reset Input:** This reset signal initializes the write address to 0, and is fetched at the rising edge of the WCK input cycle.

**/RRST Write Reset Input:** This reset signal initializes the read address to 0, and is fetched at the rising edge of the RCK input cycle.

**TST Test Pin:** For testing purpose only. It should be pulled low for normal applications.

**DEC:** Decoupling cap pin, the DEC pin connects to the 3.3V power with regular  $0.1\mu F$  bypass capacitor.

## 8.1 Memory Operation

#### Initialization

Apply /WRST and /RRST 0.1ms after power on, then follow the following instructions for normal operation.

#### **Reset Operation**

The reset signal can be given at any time regardless of the /WE, /RE and /OE status, however, they still need to meet the setup time and hold time requirements with reference to the clock input. When the reset signal is provided during disabled cycles, the reset operation is not executed until cycles are enabled again. When /WRST signal is pulled low, the data input address will be set to 0 and the data in the Input Buffer will be flushed into memory cell array. When /RRST signal is pulled low, the data output address will be set to 0 and pre-fetch the data from memory cell array to Output Buffer.

#### **Write Operation**

Data input DI7~DI0 is written into the write register at the WCK input when /WE is pulled low. The write data should meet the setup time and hold time requirements with reference to the WCK input cycle.



Write operation is prohibited when /WE is pulled high, and the write address pointer is stopped at the current position. The write address starts from there when the /WE is pulled low again. The /WE signal needs to meet the setup time and hold time requirements with reference to the WCK input cycle.

#### **Read Operation**

Data output DO7~DO0 is written into the read register at the RCK input when both /RE and /OE are pulled low. The output data is ready after  $T_{AC}$  (access time) from the rising edge of the RCK input cycle.

The read address pointer is stopped at the current position when /RE is pulled high, and starts there when /RE is pulled low again.

/OE needs to be pulled low for read operations. When /OE is pulled high, the data outputs will be at high impedance stage. The read address pointer still increases synchronously with RCK regardless of the /OE status. The /RE and /OE signals need to meet the setup time and hold time requirements with reference to the RCK input cycle.

When the new data is read, the read address should be between 128 to 393,247 cycles after the write address, otherwise the output may not be new data.

#### 8.2 Pin 19 Connection

The 3.3V configuration (direct replacement of the previous AL422V3) is as follows:



## 8.3 Application Notes

#### 8.3.1 Irregular Read/Write

It is recommended that the WCK and RCK are kept running at least 1MHz at all times. The faster one of WCK and RCK is used as the DRAM refresh timing clock and has to be kept free running. When irregular FIFO I/O control is needed, keep the clock free running and use /WE or /RE to control the I/O as follows:





The following drawing shows irregular clock and should be avoided:



AL422-16 Slow Write - Incorrect

#### 8.3.2 The Proper Manipulation of FIFO Access

The FIFO memory is designed to allow easy field delay, time-base conversion, and other types of signal processing. To ensure the expectant data can be read out from the AL422B FIFO, the proper manipulation on the AL422B FIFO memory is highly recommended

- 1. The read address should be between 128 to 393,247 cycles after the write address to read the current field data. (The restriction is indicated in the "Read Operation" Section).
- 2. The proper FIFO access must make sure after read reset, the read operation will either read all the old data (last field data) until next read reset, or follow the constraint 1 above to read newly update data. In any 2 read resets interval, the FIFO access can not read old data (the field data are written before last write reset), and stop for a period then read the newly update data (even at that time, write counter is ahead of read counter by more than 128 cycles).

If the FIFO memory manipulations violate the above conditions, some amount of consecutive unexpected data (old data) will be read at the FIFO data bus.



#### 8.3.3 Single Field Write with Multiple Read Operation

It is one of the functions for FIFO memory that can buffer a field data and do multiple times of fields read access. In some applications, such as still image capturing, require one field write and multiple field data read operations. In order not to violate the 128 cycles of write to read delay latency rule, the write address (pointer) needs to be reset to 0 for the coming multiple read operations so that FIFO can provide the expectant data at DO bus.

#### 8.3.4 One Field Delay Line (The Old Data Read)

As the design shown in diagram by applying the reset every 1-field cycle (with the common signal for /WRST and /RRST) and a constant read/write operation (with all /WE, /RE and /OE are tied to ground), "1 field delay line" timing is shown in timing chart below. When the difference between the write address and the read address is 0 (the read address and the write address are the same), the old field data are read as shown in the timing chart.



AL422 1 Field Delay Line Diagram





AL422-08 1 Field Delay Line Timing Diagram



## 9.0 Mechanical Drawing

#### 28 PIN PLASTIC SOP:



## **CONTACT INFORMATION**

Averlogic Technologies Corp. 4F, No. 514, Sec. 2, Cheng Kung Rd., Nei-Hu Dist., Taipei, Taiwan

Tel: +886 2-27915050 Fax: +886 2-27912132

E-mail: <a href="mailto:sales@averlogic.com.tw">sales@averlogic.com.tw</a>
URL: <a href="mailto:http://www.averlogic.com.tw">http://www.averlogic.com.tw</a>

Averlogic Technologies, Inc. 90 Great Oaks Blvd. #204, San Jose, CA 95119 USA

> Tel: 1 408 361-0400 Fax: 1 408 361-0404

E-mail: <a href="mailto:sales@averlogic.com">sales@averlogic.com</a>
URL: <a href="mailto:http://www.averlogic.com">http://www.averlogic.com</a>